Please use this identifier to cite or link to this item: http://10.9.150.37:8080/dspace//handle/atmiyauni/1679
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSingh, Shikha-
dc.contributor.authorDr.Yagnesh B., Shukla-
dc.date.accessioned2024-11-19T07:06:17Z-
dc.date.available2024-11-19T07:06:17Z-
dc.date.issued2020-
dc.identifier.citationSingh, S., Dr.Y. B.Shukla (2020). Design Methodologies For Low Power And High Speed Full Adder. Journal Of Critical Reviews, 7(18), 2394-5125en_US
dc.identifier.issn2394-5125-
dc.identifier.urihttp://10.9.150.37:8080/dspace//handle/atmiyauni/1679-
dc.description.abstractIn this paper, different techniques involved in designing high performance with minimum power consuming full adder circuits are discussed and compared. Full adder plays an important role in portable digital applications such as PDAs, mobile phones, DSPs and address calculation for cache or memory accesses. It is one of the critical element in any digital communication device as there is a basic role of addition in all arithmetic circuits present in these electronic devices. However, as there is a limited amount of power available for the portable battery operated devices, the amount of power consumed by full adders is to be reduced and accordingly high performance is to be achieved.en_US
dc.language.isoenen_US
dc.publisherJournal Of Critical Reviewsen_US
dc.relation.ispartofseries7;18-
dc.subjectFull Voltage Swingen_US
dc.subjectHybrid Adderen_US
dc.subjectPower Delay Producten_US
dc.subjectCMOSen_US
dc.subjectFinFETen_US
dc.subjectCNTFETen_US
dc.titleDesign Methodologies For Low Power And High Speed Full Adderen_US
dc.typeArticleen_US
Appears in Collections:01. Journal Articles

Files in This Item:
File Description SizeFormat 
Design Methodologies For Low Power And.pdf613.92 kBAdobe PDFView/Open
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.